首页> 外文会议>Design Automation, 1995. DAC '95. 32nd Conference on >Power-Profiler: Optimizing ASICs Power Consumption at the Behavioral Level
【24h】

Power-Profiler: Optimizing ASICs Power Consumption at the Behavioral Level

机译:Power-Profiler:在行为级别优化ASIC功耗

获取原文

摘要

This paper presents a methodology and tool (Power-Profiler) for the optimization of average and peak power consumption in the behavioral synthesis of ASICs. It considers lowering operating voltages, disabling the clock of components not in use, and architectural trade-offs, while also keeping silicon area at reasonable sizes. By attacking the power problem from the behavioral level, it can exploit an application's inherent parallelism to meet the desired performance and compensate for slower and less power-hungry operators.
机译:本文介绍了一种用于优化ASIC行为综合中的平均功耗和峰值功耗的方法和工具(Power-Profiler)。它考虑降低工作电压,禁用不使用的组件的时钟,以及架构取舍,同时还将硅面积保持在合理的尺寸。通过从行为层面解决电源问题,它可以利用应用程序固有的并行性来满足所需的性能,并补偿速度较慢且耗电较少的操作员。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号