首页> 外文会议>Design Automation, 1995. DAC '95. 32nd Conference on >A Performance and Routability Driven Router for FPGAs Considering Path Delays
【24h】

A Performance and Routability Driven Router for FPGAs Considering Path Delays

机译:考虑路径延迟的FPGA性能和路由能力驱动路由器

获取原文

摘要

This paper presents a new performance and routability driven router for symmetrical array based Field Programmable Gate Arrays (FPGAs). The objectives of our proposed routing algorithm are twofold: (1) improve the routability of the design (i.e., minimize the maximumrequired routing channel density) and (2) improve the overall performance of the design (i.e., minimize the overall path delay). Initially, nets are routed sequentially according to their criticalities and routabilities. The nets/paths violating the routing-resource and timing constraints are then resolved iteratively by a rip-up-and-rerouter, which is guided by a simulated evolution based optimization technique. The proposed algorithm considers the path delays and routability throughout the entire routing process. Experimental results show that our router can significantly improve routability and reduce delay over many existing routing algorithms.
机译:本文为基于对称阵列的现场可编程门阵列(FPGA)提出了一种新的性能和可路由性驱动路由器。我们提出的路由算法的目标有两个:(1)提高设计的可布线性(即最小化所需的最大路由通道密度)和(2)改进设计的整体性能(即最小化总体路径延迟)。最初,网络将根据其关键性和可路由性依次进行路由。违反路由资源和时序约束的网络/路径随后由裂口和重路由器迭代解析,该路由由基于模拟演进的优化技术指导。所提出的算法考虑了整个路由过程中的路径延迟和可路由性。实验结果表明,与许多现有的路由算法相比,我们的路由器可以显着提高可路由性并减少延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号