首页> 外文会议>Electron Devices Meeting, 1985 International >Dynamic cross-coupled bitline content addressable memory cell for high density arrays
【24h】

Dynamic cross-coupled bitline content addressable memory cell for high density arrays

机译:高密度阵列的动态交叉耦合位线内容可寻址存储单元

获取原文

摘要

This paper describes the design of a novel dynamic Content Addressable Memory (CAM) cell suitable for high density arrays on the order of 64K bits. The proposed cell is capable of storing three internal states; '1', '0' and "don't care" (MASK). The cell consists of five NMOS transistors of which four are used to store and access data and one is used as a diode to isolate current paths. Charge is stored on the gate of a transistor which results in non-destructive current driven Read and Match operations and increases the charge storage time leading to higher reliability and improved immunization to alpha particles. Using 2µm design rules, buried contacts, single level metal, and low resistance polycide lines results in a CAM cell 25µm × 22µm which is comparable to 64K bit static RAM cell areas. The CAM cell was sucessfully fabricated using a 4µm NMOS process and its operation was confirmed with a 2 × 3 bit array.
机译:本文介绍了一种新颖的动态内容可寻址存储器(CAM)单元的设计,该单元适用于64K位量级的高密度阵列。所提出的单元能够存储三个内部状态。 “ 1”,“ 0”和“无关”(掩码)。该单元由五个NMOS晶体管组成,其中四个用于存储和访问数据,另一个用作隔离电流路径的二极管。电荷存储在晶体管的栅极上,这导致无损电流驱动的读取和匹配操作,并增加了电荷存储时间,从而提高了可靠性并改善了对α粒子的免疫。使用2µm设计规则,掩埋触点,单层金属和低电阻多晶硅化物线可形成25µm×22µm的CAM单元,与64K位静态RAM单元面积相当。 CAM单元使用4μmNMOS工艺成功制造,并通过2×3位阵列确认了其操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号