首页> 外文会议>Electron Devices Meeting, 1981 International >Process and device design of a 1000-volt MOS IC
【24h】

Process and device design of a 1000-volt MOS IC

机译:1000伏MOS IC的工艺和器件设计

获取原文

摘要

High-voltage MOS devices and NMOS logic circuits have been integrated on the same chip by using a silicon-gate isoplanar process that is compatible with present NMOS-LSI technology. The electrical characteristics of a high-voltage MOS device are modeled and characterized in terms of channel length, drift-layer length, drift-layer ion dose, and extended-source field-plate effect. The device structure and the process parameters are optimized to obtain maximum drain saturation current with a low on-resistance and a drain breakdown of 1000 volts. The optimized high-voltage MOS device can perform at a saturation drain current as high as 84 mA with on-resistance as low as 300 Ω within an area of 520 µm × 1320 µm while maintaining a drain breakdown of 1000 volts and drain leakage current less than 30 nA.
机译:通过使用与当前NMOS-LSI技术兼容的硅栅等平面工艺,高压MOS器件和NMOS逻辑电路已集成在同一芯片上。对高电压MOS器件的电学特性进行了建模,并根据沟道长度,漂移层长度,漂移层离子剂量和扩展源场板效应进行了表征。器件结构和工艺参数经过优化,以获得具有低导通电阻和1000伏击穿电压的最大漏极饱和电流。经过优化的高压MOS器件可在520 µm×1320 µm的区域内以高达84 mA的饱和漏极电流和导通电阻低至300Ω的性能运行,同时保持1000 V的漏极击穿和更低的漏极泄漏电流大于30 nA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号