首页> 外文会议>IEEE Symposium on VLSI Technology >The Complementary FET (CFET) for CMOS scaling beyond N3
【24h】

The Complementary FET (CFET) for CMOS scaling beyond N3

机译:CMOS扩展至N3以外的互补FET(CFET)

获取原文

摘要

The complementary FET (CFET) device consisting of a stacked n-type vertical sheet on a p-type fin is evaluated in a design-technology co-optimization (DTCO) framework. Through a double level access it offers a structural scaling of both standard cells (SDC) and SRAM by 50%. The proposed process flow requires accurate control of the elevation dimension for manufacturability. Based on TCAD analysis, the CFET can eventually outperform the finFET device and meet the N3 targets in power and performance. To achieve that, the dominating parasitic resistance of the deep vias needs to be reduced by the introduction of advanced MOL contacts featuring thin barriers.
机译:在设计技术协同优化(DTCO)框架中评估了由在p型鳍片上堆叠的n型垂直片组成的互补FET(CFET)器件。通过双层访问,它可以将标准单元(SDC)和SRAM的结构扩展50%。拟议的工艺流程需要对可制造性的高程尺寸进行精确控制。根据TCAD分析,CFET最终可以胜过finFET器件,并在功率和性能方面达到N3目标。为此,需要通过引入具有薄势垒的先进MOL触点来降低深通孔的主要寄生电阻。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号