首页> 外文会议>International Conference on VLSI Design;International Conference on Embedded Systems >An Ultra Low Power, 10-Bit Two-Step Flash ADC for Signal Processing Applications
【24h】

An Ultra Low Power, 10-Bit Two-Step Flash ADC for Signal Processing Applications

机译:用于信号处理应用的超低功耗,10位两步闪存ADC

获取原文

摘要

An ultra low power, 10-bit two-step flash analog-to-digital converter (ADC) for communication and bio-potential signal processing applications is presented in this paper. In the proposed design the conventional open loop comparator is replaced with programmable bias inverter (PBI), the bias inverter (BI) consists of basic digital inverter with cascode PMOS and NMOS as bias transistors in the top and bottom. The switching threshold voltage of BI changes with different reference bias voltages, which compares the analog input voltage with BI switching threshold and provide respective digital outputs. The programmability of the BI makes the proposed ADC to operate from DC to 1 GS/s sampling frequency range and hence ADC power gets scaled accordingly. The major advantages of the PBI based two-step flash ADC is lower power consumption, smaller area and improved static/dynamic performance due to lower mismatch between the PBI comparators and smaller input capacitance. The proposed ADC is designed in 90nm standard CMOS process occupying a core area of 0.096 mm2. The performance parameters of the proposed ADC are found to be, differential non-linearity (DNL) of ±0.38 LSB, integral non-linearity of ±0.54 LSB, signal-to-noise-and-distortion ratio (SNDR) of 57.38 dB, spurious free dynamic range (SFDR) of 69.3 dB, effective number of bits (ENOB) of 9.24 at 1.0 V supply voltage. The power consumption of this ADC at 100 kS/s sampling frequencies is 280 nW and at higher sampling frequencies upto 1 GS/s it is 5.6 mW.
机译:本文介绍了一种用于通信和生物电势信号处理应用的超低功耗,10位两步闪存模数转换器(ADC)。在提出的设计中,传统的开环比较器被可编程偏置逆变器(PBI)取代,偏置逆变器(BI)由基本数字逆变器组成,在其顶部和底部都有共源共栅PMOS和NMOS作为偏置晶体管。 BI的开关阈值电压随不同的参考偏置电压而变化,这会将模拟输入电压与BI开关阈值进行比较,并提供相应的数字输出。 BI的可编程性使拟议的ADC在DC到1 GS / s的采样频率范围内工作,因此ADC功率得到了相应的调整。基于PBI的两步闪存ADC的主要优点是功耗更低,面积更小,并且由于PBI比较器之间的失配更低,输入电容更小,因此改善了静态/动态性能。拟议的ADC采用90nm标准CMOS工艺设计,占据了0.096 mm2的核心面积。发现拟议ADC的性能参数为:±0.38 LSB的差分非线性(DNL),±0.54 LSB的积分非线性,57.38 dB的信噪比和失真,在1.0 V电源电压下,无杂散动态范围(SFDR)为69.3 dB,有效位数(ENOB)为9.24。该ADC在100 kS / s采样频率下的功耗为280 nW,在高达1 GS / s的更高采样频率下的功耗为5.6 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号