首页> 外文会议>IEEE International Conference on Multimedia and Expo >Energy and area efficient hardware implementation of 4K Main-10 HEVC decoder in Ultra-HD Blu-ray player and TV systems
【24h】

Energy and area efficient hardware implementation of 4K Main-10 HEVC decoder in Ultra-HD Blu-ray player and TV systems

机译:超高清蓝光播放器和电视系统中4K Main-10 HEVC解码器的能源和面积高效硬件实现

获取原文

摘要

A 4K and Main-10 HEVC video decoder LSI is fabricated in a 28nm CMOS process. It adopts a block-concealed processor (BcP) to improve the visual quality and a bandwidth-suppressed processor (BsP) is newly designed to reduce 30% and 45% of external data accesses in playback and gaming scenario, respectively. It features fully core scalable (FCS) architecture which lowers the required working frequency by 65%. A 10-bit compact scheme is proposed to reduce the frame buffer space by 37.5%. Moreover, a multi-standard architecture reduces are by 28%. It achieves 530Mpixels/s throughput which is two times larger than the state-of-the-art HEVC design [2] and consumes 0.2nJ/pixel energy efficiency, enabling real-time 4K video playback in Ultra-HD Blu-ray player and TV systems.
机译:4K和Main-10 HEVC视频解码器LSI采用28nm CMOS工艺制造。它采用了块隐蔽处理器(BcP)来改善视觉质量,并且新设计了带宽抑制处理器(BsP)来分别减少回放和游戏场景中30%和45%的外部数据访问。它具有全核可扩展(FCS)架构,可将所需的工作频率降低65%。提出了一种10位紧凑方案,以将帧缓冲区空间减少37.5%。而且,多标准体系结构减少了28%。它实现了530Mpixels / s的吞吐量,这是最新的HEVC设计的两倍[2],并消耗了0.2nJ / pixel的能源效率,从而可以在Ultra-HD Blu-ray播放器和电视系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号