首页> 外文会议>IEEE International Conference on Research in Computational Intelligence and Communication Networks >An efficient FPGA based de-noising architecture for removal of high density impulse noise in images
【24h】

An efficient FPGA based de-noising architecture for removal of high density impulse noise in images

机译:基于FPGA的高效降噪架构,用于去除图像中的高密度脉冲噪声

获取原文

摘要

Impulse noise is introduced into images in the process of image acquisition and transmission. High density impulse noise suppression using median type filters result worst where as these execute better to suppress the low density impulse noise from corrupted images. Some state of art methods are able to remove high density impulse noise from corrupted images but sometimes the detail of images are changed a bit and make execution time higher. In this paper, we propose an efficient approach to suppression algorithm and its VLSI design for suppression of impulse noise with higher density (up to 99%). To reach the aim of making cost effective efficiently executable design, an FPGA based reconfigurable architecture is proposed. The proposed architecture is working with two different stages - normal and conditional sorting followed by decision based output selection unit. In decision based output selection stage, decision based adaptive windowing concept is include for better impulse noise suppression and edge preservation. The extensive results for proposed architecture are shown better performance than any state-of-art method and some recently proposed work inclusive quantity and visual quality. The processing rate of our architecture is 254 MHz by using Vertex 5 FPGA board. Low computational complexity and no line buffer are needed. Its cost is comparably low and applicable to real time applications, i.e medical image processing.
机译:在图像获取和传输过程中,将脉冲噪声引入图像中。使用中值型滤波器的高密度脉冲噪声抑制效果最差,因为它们执行得更好以抑制来自损坏图像的低密度脉冲噪声。某些现有技术方法能够从损坏的图像中消除高密度脉冲噪声,但有时图像的细节会稍有改变,从而使执行时间更长。在本文中,我们提出了一种高效的抑制算法及其VLSI设计,用于以更高的密度(高达99%)抑制脉冲噪声。为了达到使成本有效地进行可执行设计的目的,提出了一种基于FPGA的可重配置架构。所提出的体系结构正在两个不同的阶段工作-正常和条件排序,然后是基于决策的输出选择单元。在基于决策的输出选择阶段,包括基于决策的自适应开窗概念,以实现更好的脉冲噪声抑制和边缘保留。对于任何建议的体系结构,广泛的结果都显示出比任何最新方法都更好的性能,以及一些最近提出的包含数量和视觉质量的工作。使用Vertex 5 FPGA板,我们架构的处理速率为254 MHz。低计算复杂度,不需要行缓冲区。它的成本相对较低,并且适用于实时应用,即医学图像处理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号