首页> 外文会议>Symposium on VLSI Circuits >Low VMIN 20nm embedded SRAM with multi-voltage wordline control based read and write assist techniques
【24h】

Low VMIN 20nm embedded SRAM with multi-voltage wordline control based read and write assist techniques

机译:具有基于多电压字线控制的读写辅助技术的低V MIN 20nm嵌入式SRAM

获取原文

摘要

Measured results of VMIN from 20nm SRAM arrays with read and write assist techniques are presented for multiple flavors of bitcell. A novel assist technique is presented, that provides both read and write assist by controlling only the voltage of wordline (WL) and without using a separate supply voltage. The WL-drivers use a WL float technique to reduce the dc-path current compared to existing WL under-drive read assist designs. The assist technique resulted in a VMIN improvement of 143mV for the high-density 6T (6T-HD) SRAM, 96mV for the high-speed 6T (6T-HS) SRAM, and 86mV for the 8T dual-port (DP) SRAM.
机译:提出了具有读写辅助技术的20nm SRAM阵列VMIN的测量结果,可用于多种类型的位单元。提出了一种新颖的辅助技术,该技术通过仅控制字线(WL)的电压而不提供单独的电源电压来提供读和写辅助。与现有的WL欠驱动器读取辅助设计相比,WL驱动器使用WL浮动技术来减小直流路径电流。辅助技术使高密度6T(6T-HD)SRAM的VMIN提高了143mV,高速6T(6T-HS)SRAM的VMIN提高了96mV,而8T双端口(DP)SRAM的VMIN提高了86mV。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号