首页> 外文会议>IEEE Radio Frequency Integrated Circuits Symposium >A Blocker-Tolerant Two-Stage Harmonic-Rejection RF Front-End
【24h】

A Blocker-Tolerant Two-Stage Harmonic-Rejection RF Front-End

机译:耐阻塞的两级谐波抑制射频前端

获取原文

摘要

SAW-less wideband receivers need to operate linearly in the presence of strong out-of-band blockers. In this paper, we introduce a blocker tolerant harmonic rejection RF front-end which is able to suppress blockers present at the local oscillator harmonics. The suppression is achieved by applying harmonic rejection in two stages, such that the first harmonic rejection already occurs at the output of LNA. The proposed front-end achieves this harmonic rejection with simpler 6-phase LO clocking and reduced number of base-band signal paths compared to 8-phase HR architectures. Further, the proposed design does not require any precise gain coefficients and implementing the harmonic rejection in two stages makes it more mismatch tolerant. In addition, near-band blocker linearity is improved by implementing a third order base-band feedback response which acts in conjunction with N-path filtering. Implemented in a 28nm FDSOI process, the front-end demonstrate 18-37dB harmonic rejection from the first stage and around 46-53dB of harmonic rejection from the second stage with a state-of-the-art blocker compression point of 2.5dBm for a third harmonic blocker and a near-band blocker compression point of -6.5dBm.
机译:无SAW的宽带接收器需要在强大的带外阻塞器的情况下线性工作。在本文中,我们介绍了一种能够阻止阻塞的容性谐波抑制RF前端,该前端能够抑制本地振荡器谐波中出现的阻塞。通过分两级应用谐波抑制来实现抑制,以使第一次谐波抑制已经在LNA的输出端发生。与8相HR架构相比,建议的前端可通过更简单的6相LO时钟实现该谐波抑制,并减少基带信号路径的数量。此外,提出的设计不需要任何精确的增益系数,并且在两个阶段实现谐波抑制使其具有更大的失配容忍度。此外,通过实现结合N路径滤波的三阶基带反馈响应,可以改善近带阻滞器的线性度。前端采用28nm FDSOI工艺实现,演示了第一阶段的18-37dB谐波抑制和第二阶段的约46-53dB谐波抑制,以及最新的2.5dBm阻断器压缩点。三次谐波阻断器和-6.5dBm的近频带阻断器压缩点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号