首页> 外文会议>Electron Devices Meeting, 2004. IEDM Technical Digest. IEEE International >A new cell-based performance metric for novel CMOS device architectures
【24h】

A new cell-based performance metric for novel CMOS device architectures

机译:针对新型CMOS器件架构的基于单元的新性能指标

获取原文

摘要

This paper introduces, for the first time, a method for assessing the impact of CMOS technology choices on dynamic system level performance. The method is applied to the evaluation of five different device architectures, which include bulk, FDSOI, and multi-gate devices. Timing and power information at the standard cell level is extracted for each of the devices and used to simulate their performance embedded within a cell array of 230,400 cells.
机译:本文首次介绍了一种评估CMOS技术选择对动态系统级性能影响的方法。该方法适用于评估五种不同的设备架构,其中包括批量,FDSOI和多栅极设备。为每个设备提取标准单元级别的时序和功率信息,并用于模拟嵌入230,400个单元的单元阵列中的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号