【24h】

Design for Verification of the PCI-X Bus

机译:验证PCI-X总线的设计

获取原文

摘要

The importance of re-usable intellectual properties (IPs) cores is increasing due to the growing complexity of today's system-on-chip and the need for rapid prototyping. In this paper, we provide a design for verification approach of a PCI-X bus model, which is the fastest and latest extension of PCI technologies. We use two different modeling levels, namely UML and AsmL. We integrate the verification within the design phases where we use model checking and model based testing, respectively at the AsmL and SystemC levels. This case study presents an illustration of the integration of formal methods and simulations for the purpose of providing better verification results of SystemC IPs
机译:由于当今片上系统的日益复杂性以及对快速原型设计的需求,可重用知识产权(IP)内核的重要性正在日益提高。在本文中,我们提供了一种PCI-X总线模型的验证方法设计,该模型是PCI技术的最快和最新扩展。我们使用两种不同的建模级别,即UML和AsmL。我们将验证整合到设计阶段,在设计阶段分别使用AsmL和SystemC级别的模型检查和基于模型的测试。此案例研究提供了形式化方法和模拟集成的说明,目的是提供更好的SystemC IP验证结果

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号