【24h】

A 6-bit 1GS/s Low-Power Flash ADC

机译:6位1GS / S低功耗闪光ADC

获取原文

摘要

This paper proposes a low-power design guideline for high speed ADCs, and a low-power ADC with this design guideline is fabricated in a 0.13μm CMOS process. The experimental results show that the effective number of bit (ENOB) is 5.16 at the sampling frequency of 1 GHz, and the resolution bandwidth (ERBW) is higher than 500 MHz at 700MS/s. Due to the high input bandwidth and low power consumption, this ADC is very suitable for UWB systems.
机译:本文提出了高速ADC的低功耗设计指南,并在0.13μmCMOS工艺中制造了具有这种设计指南的低功耗ADC。实验结果表明,在1GHz的采样频率下,有效位数(ENOB)为5.16,分辨率带宽(ERBW)高于500mm / s。由于输入带宽和低功耗低,该ADC非常适合UWB系统。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号