$V_{cm}$ -based successive-'/> On-chip reduced-code static linearity test of Vcm -based switching SAR ADCs using an incremental analog-to-digital converter
首页> 外文会议> >On-chip reduced-code static linearity test of Vcm -based switching SAR ADCs using an incremental analog-to-digital converter
【24h】

On-chip reduced-code static linearity test of Vcm -based switching SAR ADCs using an incremental analog-to-digital converter

机译:使用增量式模数转换器的基于Vcm的开关SAR ADC的片上缩减代码静态线性测试

获取原文

摘要

This paper describes a BIST technique for the static linearity test of $V_{cm}$ -based successive-approximation analog-to-digital converters (SAR ADCs). We discuss the application of reduced-code techniques for the $V_{cm}$ -based SAR ADC topology and present a practical on-chip implementation based on an embedded incremental ADC. Simulation results are provided for validating the feasibility and performance of the proposed on-chip reduced-code static linearity test.
机译:本文介绍了一种BIST技术,用于静态线性测试。 $ V_ {cm} $ < / tex> 基于逐次逼近的模数转换器(SAR ADC)。我们讨论了简化代码技术在以下方面的应用: $ V_ {cm} $ < / tex> SAR ADC拓扑,并提出了基于嵌入式增量ADC的实用片上实现。仿真结果提供了验证所提出的片上缩减代码静态线性度测试的可行性和性能的仿真结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号