首页> 外文会议>International Conference on Electronics, Information, and Communication >A Low Power 12-Bit Pipeline ADC with 40 MS/s using a Modified OP-AMP
【24h】

A Low Power 12-Bit Pipeline ADC with 40 MS/s using a Modified OP-AMP

机译:使用改进的OP-AMP的40 MS / s的低功耗12位流水线ADC

获取原文

摘要

Design of a 12-bit Pipeline Analog to Digital Converter (ADC) with a 40 MS/s sampling rate using a proposed modified Operational Amplifier (OP-AMP) is presented in this paper. The ADC architecture, consists of eleven pipeline stages of ten 1.5-bit pipelined ADC stages and one flash ADC with 2-bits resolution. This design is implemented by the 90-nm CMOS process. The power consumption of the ADC is reduced by various techniques, including sample and hold (SH) less architecture, OP-AMP sharing technique, and capacitor size scaling in pipeline stages of the ADC. FFT analysis which results in the Signal to Noise and Distortion Ratio (SNDR) of 71.22 dB which means the Effective Number Of Bits (ENOB) equal to 11.53 when fin is 4 MHz. The proposed 12-bit pipeline has 47.3 mW power consumption with a 1.2 V supply voltage.
机译:本文提出了一种采用改进的运算放大器(OP-AMP)设计的采样率为40 MS / s的12位流水线模数转换器(ADC)。 ADC体系结构由十个1.5位流水线ADC级的十一个流水线级和一个具有2位分辨率的闪存ADC组成。此设计是通过90纳米CMOS工艺实现的。 ADC的功耗可通过多种技术来降低,包括无采样和保持(SH)架构,OP-AMP共享技术以及ADC流水线级中的电容器尺寸缩放。 FFT分析得出信噪比(SNDR)为71.22 dB,这意味着当fin为4 MHz时,有效位数(ENOB)等于11.53。拟议的12位流水线在1.2 V电源电压下的功耗为47.3 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号