首页> 外文会议>IEEE International Conference on Acoustics, Speech and Signal Processing >Low-power Programmable Processor for Fast Fourier Transform Based on Transport Triggered Architecture
【24h】

Low-power Programmable Processor for Fast Fourier Transform Based on Transport Triggered Architecture

机译:基于传输触发架构的低功耗可编程快速傅里叶变换处理器

获取原文

摘要

This paper describes a low-power processor tailored for fast Fourier transform computations where transport triggering template is exploited. The processor is software-programmable while retaining an energy-efficiency comparable to existing fixed-function implementations. The power savings are achieved by compressing the computation kernel into one instruction word. The word is stored in an instruction loop buffer, which is more power-efficient than regular instruction memory storage. The processor supports all power-of-two FFT sizes from 64 to 16384 and given 1 mJ of energy, it can compute 20916 transforms of size 1024.
机译:本文介绍了一种专为快速傅立叶变换计算而量身定制的低功耗处理器,其中利用了传输触发模板。该处理器是软件可编程的,同时保留了与现有固定功能实现相当的能源效率。通过将计算内核压缩为一个指令字来实现节能。该字存储在指令循环缓冲区中,该缓冲区比常规的指令存储器更省电。该处理器支持从64到16384的所有2幂幂FFT大小,给定1 mJ的能量,它可以计算大小为1024的20916变换。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号