首页> 外文会议>IEEE Custom Integrated Circuits Conference >A 10-b 320-MS/s Dual-Residue Pipelined SAR ADC with Binary Search Current Interpolator
【24h】

A 10-b 320-MS/s Dual-Residue Pipelined SAR ADC with Binary Search Current Interpolator

机译:具有二进制搜索电流内插器的10b 320-MS / s双通道流水线SAR ADC

获取原文

摘要

This paper presents a 10-bit 320-MS/s dual-residue pipelined SAR ADC. In the proposed ADC, an open-loop gain stage is employed without any calibration by relaxing the offset, gain, and linearity requirements of the inter-stage residue amplifier. Also, a binary search current interpolation is proposed for further quantization of the two residue signals. With a gm-cell residue amplifier and two 5-bit current interpolators, the second stage SAR operation is performed using a single comparator. The prototype ADC is fabricated in a 28 nm CMOS process with an active die area of 0.015 mm2. Operating at a sampling rate of 320 MHz, the ADC achieves a SNDR and a SFDR of 54.0 dB and 66.4 dB, respectively, at the Nyquist input frequency. It consumes 5.45 mW at a 1.0 V supply voltage, resulting in a Nyquist FoM of 41.6 fJ/conversion-step.
机译:本文提出了一种10位320-MS / s双残差流水线SAR ADC。在提出的ADC中,通过放宽级间残差放大器的失调,增益和线性要求,无需任何校准即可采用开环增益级。另外,提出了二进制搜索电流内插法以进一步量化两个残差信号。利用一个gm单元残差放大器和两个5位电流内插器,第二级SAR操作使用一个比较器执行。 ADC原型采用28 nm CMOS工艺制造,有源管芯面积为0.015 mm 2 。 ADC以320 MHz的采样速率工作,在Nyquist输入频率下的SNDR和SFDR分别为54.0 dB和66.4 dB。它在1.0 V电源电压下消耗5.45 mW,因此奈奎斯特FoM为41.6 fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号