首页> 外文会议>IEEE Custom Integrated Circuits Conference >A 0.0013mm2 10b 10MS/s SAR ADC with a 0.0048mm2 42dB-Rejection Passive FIR Filter
【24h】

A 0.0013mm2 10b 10MS/s SAR ADC with a 0.0048mm2 42dB-Rejection Passive FIR Filter

机译:一个0.0013mm 2 10b 10MS / s SAR ADC和一个0.0048mm 2 42dB抑制无源FIR滤波器

获取原文

摘要

This work presents a small-size 10b 10MS/s SAR ADC with an integrated passive anti-aliasing filter, consuming 39.2μW overall in 65nm CMOS. A new DAC layout technique is used to achieve better matching without using area-expensive unit elements, resulting in a minimum ADC chip area of 36×36μm while achieving 9.18b ENOB. A 4× time-interleaved 15-tap passive FIR filter is implemented with switched-capacitors, realizing >42dB out-of-band rejection and 4× decimation, while occupying only 53× 90μm. Both components are not only small in chip area, but also offer competitive power-efficiency.
机译:这项工作提出了一个带有集成无源抗混叠滤波器的小型10b 10MS / s SAR ADC,在65nm CMOS中总体消耗39.2μW。一种新的DAC布局技术用于在不使用面积大的单位元件的情况下实现更好的匹配,从而在实现9.18b ENOB的同时,最小ADC芯片面积为36×36μm。利用开关电容器实现了一个4倍时间交错的15抽头无源FIR滤波器,可实现> 42dB的带外抑制和4倍抽取,而仅占用53×90μm。两种元件不仅芯片面积小,而且具有竞争力的功率效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号