首页> 外文会议>International Conference on Electronics, Information, and Communication >A 12-bit 3 MS/s asynchronous comparator-based cyclic ADC with an adjustable threshold voltage comparator
【24h】

A 12-bit 3 MS/s asynchronous comparator-based cyclic ADC with an adjustable threshold voltage comparator

机译:基于12位3 MS / S异步比较器的循环ADC,具有可调阈值电压比较器

获取原文

摘要

In this paper, we propose an asynchronous comparator-based cyclic analog-to-digital converter (ADC) with an adjustable threshold voltage to improve the conversion rate that is limited by the long charging and discharging time in the conventional comparator-based switched capacitor (CBSC) circuit. Our asynchronous timing and the adjustable threshold voltage of the comparator improves the conversion rate by reducing undesired undershoot and overshoot of the residual signal, keeping the advantages of the CBSC circuit such as low supply voltage operation and low power consumption. Post-layout simulation results show that the signal-to-noise and distortion ratio (SNDR) is 64.9 dB and a spurious-free dynamic range (SFDR) is 69.7 dB at the sampling rate of 3 MS/s and the Nyquist rate input frequency. The chip is designed with a 0.18 μm CMOS process and has an effective area of 0.25 mm2and a power consumption of 1.6 mW at 1.8Vsupply.
机译:在本文中,我们提出了一种基于异步比较器的循环模数转换器(ADC),可调节阈值电压,以提高由传统的比较器的开关电容中的长充电和放电时间受限的转换速率( CBSC)电路。我们的异步时序和比较器的可调阈值电压通过减少不需要的下冲和残差信号的过冲和过冲来提高转换速率,保持CBSC电路的优点,例如低电源电压操作和低功耗。后布局仿真结果表明,信号 - 噪声和失真率(SNDR)为64.9 dB,并且在3 ms / s的采样率和奈奎斯特速率输入频率的采样率和无杂散的动态范围(SFDR)为69.7dB 。该芯片设计有0.18μm的CMOS工艺,有效面积为0.25毫米 2 1.8兆瓦的功耗为1.8兆瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号