首页> 外文会议>International Conference on Communication and Signal Processing >Design and FPGA implementation of modified Distributive Arithmetic based DWT-IDWT processor for image compression
【24h】

Design and FPGA implementation of modified Distributive Arithmetic based DWT-IDWT processor for image compression

机译:用于图像压缩的修改分布式算法的DWT-IDWT处理器的设计与FPGA实现

获取原文

摘要

Image compression is one of the major image processing techniques that is widely used in medical, automotive, consumer and military applications. Discrete wavelet transforms is the most popular transformation technique adopted for image compression. Complexity of DWT is always high due to large number of arithmetic operations. In this work a modified Distributive Arithmetic based DWT architecture is proposed and is implemented on FPGA. The modified approach consumes area of 6% on Virtex-II pro FPGA and operates at 134 MHz. The modified DA-DWT architecture has a latency of 44 clock cycles and a throughput of 4 clock cycles. This design is twice faster than the reference design and is thus suitable for applications that require high speed image processing algorithms.
机译:图像压缩是主要用于医疗,汽车,消费和军事应用的主要图像处理技术之一。离散小波变换是用于图像压缩的最流行的变换技术。由于大量算术运算,DWT的复杂性总是很高。在这项工作中,提出了一种修改的分布式算法的DWT架构,并在FPGA上实现。修改方法在Virtex-II Pro FPGA上消耗6%的面积,并在134 MHz上运行。修改的DA-DWT架构具有44个时钟周期的延迟和4个时钟周期的吞吐量。该设计比参考设计快两倍,因此适用于需要高速图像处理算法的应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号