首页> 外文会议>IEEE Nuclear Science Symposium;Medical Imaging Conference >Implementation Issues of a High-Performance Multi-Channel Time-to-Digital Converter in Xilinx 20-nm UltraScale FPGAs
【24h】

Implementation Issues of a High-Performance Multi-Channel Time-to-Digital Converter in Xilinx 20-nm UltraScale FPGAs

机译:Xilinx 20-nm UltraScale FPGA中的高性能多通道时间数字转换器的实现问题

获取原文

摘要

In this contribution we discuss implementation issues of a resource-saving, multi-channel, high-performance, Time-to-Digital Converter (TDC) based on Tapped Delay-Line (TDL) designed for implementation in Xilinx 20-nm UltraScale Field Programmable Gate Array (FPGA) devices.Principal features of the system are to be multi-channel, resolution (LSB) of 100 fs, and full-scale range of 419 μs.Each channel measures 32-bit timestamps by means of the Nutt-interpolation, i.e. merging a coarse with a fine part of the measure. For each channel, the coarse contribution is obtained by sampling an 18-bit counter clocked at 625 MHz, whereas the fine one is returned by the interpolation of 16 TDLs.
机译:在本文稿中,我们讨论了基于抽头延迟线(TDL)的资源节省型多通道高性能时间数字转换器(TDC)的实现问题,该转换器设计用于Xilinx 20 nm UltraScale Field Programmable门阵列(FPGA)器件。该系统的主要功能是多通道,分辨率(LSB)为100 fs,满量程范围为419μs。每个通道都通过Nutt插值法测量32位时间戳,即将粗略部分与精细部分合并。对于每个通道,可通过对时钟频率为625 MHz的18位计数器进行采样来获得粗略的贡献,而精细的则是通过16个TDL的内插来返回的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号