首页> 外文期刊>IEEE Transactions on Nuclear Science >A 3.9 ps Time-Interval RMS Precision Time-to-Digital Converter Using a Dual-Sampling Method in an UltraScale FPGA
【24h】

A 3.9 ps Time-Interval RMS Precision Time-to-Digital Converter Using a Dual-Sampling Method in an UltraScale FPGA

机译:在UltraScale FPGA中使用双采样方法的3.9 ps时间间隔RMS精密时间数字转换器

获取原文
获取原文并翻译 | 示例
       

摘要

Field programmable gate arrays (FPGAs) manufactured with more advanced processing technology have faster carry chains and smaller delay elements, which are favorable for the design of tapped delay line (TDL)-style time-to-digital converters (TDCs) in FPGA. However, new challenges are posed in using them to implement TDCs with a high time precision. In this paper, we propose a bin realignment method and a dual-sampling method for TDC implementation in a Xilinx UltraScale FPGA. The former realigns the disordered time delay taps so that the TDC precision can approach the limit of its delay granularity, while the latter doubles the number of taps in the delay line so that the TDC precision beyond the cell delay limitation can be expected. Two TDC channels were implemented in a Kintex UltraScale FPGA, and the effectiveness of the new methods was evaluated. For fixed time intervals in the range from 0 to 440 ns, the average RMS precision measured by the two TDC channels reaches 5.8 ps using the bin realignment, and it further improves to 3.9 ps by using the dual-sampling method. The time precision has a 5.6% variation in the measured temperature range. Every part of the TDC, including dual-sampling, encoding, and on-line calibration, could run at a 500 MHz clock frequency. The system measurement dead time is only 4 ns.
机译:采用更先进的处理技术制造的现场可编程门阵列(FPGA)具有更快的进位链和更小的延迟元件,这有利于FPGA中抽头延迟线(TDL)式时间数字转换器(TDC)的设计。但是,在使用它们以高时间精度实现TDC时提出了新的挑战。在本文中,我们为在Xilinx UltraScale FPGA中实现TDC提出了一种bin对齐方法和一种双采样方法。前者重新排列无序的时间延迟抽头,以便TDC精度可以接近其延迟粒度的极限,而后者将延迟线中的抽头数加倍,以便可以预期TDC精度超出信元延迟极限。在Kintex UltraScale FPGA中实现了两个TDC通道,并评估了新方法的有效性。对于介于0到440 ns范围内的固定时间间隔,使用Bin重新对齐,两个TDC通道测得的平均RMS精度达到5.8 ps,使用双采样方法进一步提高到3.9 ps。时间精度在测量温度范围内变化5.6%。 TDC的每个部分,包括双采样,编码和在线校准,都可以以500 MHz的时钟频率运行。系统测量死区时间仅为4 ns。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号