首页> 外文会议>IEEE International Workshop on Signal Processing Systems >Approximate Comparator: Design and Analysis
【24h】

Approximate Comparator: Design and Analysis

机译:近似比较器:设计和分析

获取原文

摘要

As a new design paradigm, approximate computing techniques have drawn tremendous attentions from the very large scale integration (VLSI) design society in recent years. Approximate computing can significantly reduce the energy consumption and the area occupancy at the cost of sacrificing a little performance for some error-tolerant applications. In this paper, an area-efficient, low-power, and high-speed approximate comparator is proposed. Motivated by the existing work, the digits of the input numbers are divided into multiple sub-blocks to perform the comparison in a parallel way to reduce the critical path delay. While in each sub-block, an approach which is different from the existing work is exploit to perform the comparison. Numerical analysis shows that the proposed approximate comparator has a lower error rate than the prior approximate comparator, which is demonstrated by the extensive simulations. When implemented under the Taiwan Semiconductor Manufacturing Company (TSMC) 90nm technology, the implementation results show that the proposed approximate comparator is more efficient than the prior approximate comparator in terms of many basic and compound metrics, such as area, delay, power, and energy-delay-error rate product (EDERP).
机译:近年来,作为一种新的设计范例,近似计算技术引起了超大规模集成(VLSI)设计协会的极大关注。近似计算可以以牺牲一些容错应用程序的性能为代价,显着降低能耗和面积占用。本文提出了一种面积高效,低功耗,高速的近似比较器。受现有工作的启发,将输入数字的数字分为多个子块,以并行方式执行比较,以减少关键路径延迟。在每个子块中,利用一种不同于现有工作的方法来执行比较。数值分析表明,所提出的近似比较器具有比先前的近似比较器低的错误率,这由广泛的仿真证明。当采用台湾半导体制造公司(TSMC)的90nm技术实施时,实施结果表明,在许多基本和复合指标(例如面积,延迟,功率和能量)方面,拟议的近似比较器比以前的近似比较器更有效。 -延迟错误率乘积(EDERP)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号