首页> 外文会议>IEEE International Conference on Space Optical Systems and Applications >FPGA hardware accelerator for holographic memory calculations for optically reconfigure gate arrays
【24h】

FPGA hardware accelerator for holographic memory calculations for optically reconfigure gate arrays

机译:FPGA硬件加速器,用于全息存储计算,以光学方式重新配置门阵列

获取原文

摘要

Radiation-hardened optically reconfigurable gate arrays have been developed for use in space embedded systems. An optically reconfigurable gate array consists of a holographic memory, a laser array, and an optically reconfigurable gate array VLSI, which is one type of radiation-hardened SRAMbased field programmable gate array (FPGA). However, optically reconfigurable gate arrays have the important feature of faster scrubbing operations than that of radiation-hardened SRAMbased FPGAs. Therefore, the soft-error-tolerances of the configuration memories of optically reconfigurable gate arrays become much higher than those of FPGAs. However, the calculation load of a lot of holographic memory patterns on a personal computer is extremely heavy. This paper therefore presents a hardware accelerator using an FPGA. The Vivado-high-level synthesis tool (Xilinx Inc.) has been used for development. Its operation speed was improved drastically from 1,590 ms to 3.12 ms while its power consumption for calculations has been decreased drastically from 55 W to 4.4 W.
机译:已经开发出用于空间嵌入式系统的辐射硬化光学可重构的栅极阵列。光学可重构的栅极阵列由全息存储器,激光阵列和光学可重构的栅极阵列VLSI组成,这是一种辐射硬化的SRAMBASED场可编程门阵列(FPGA)。然而,光学可重构的栅极阵列具有比辐射硬化的Srambased FPGA更快的擦洗操作的重要特征。因此,光学可重构栅极阵列的配置存储器的软堵塞容差远远高于FPGA。然而,个人计算机上很多全息内存模式的计算负载非常沉重。因此,本文呈现了使用FPGA的硬件加速器。 Vivado-High级合成工具(Xilinx Inc.)已被用于开发。其操作速度从1,590毫秒到3.12 ms的操作速度得到了改善,而计算的功耗从55 W到4.4 W急剧下降。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号