首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >A scalable latency-insensitive architecture for FPGA-accelerated semi-global matching in stereo vision applications
【24h】

A scalable latency-insensitive architecture for FPGA-accelerated semi-global matching in stereo vision applications

机译:可扩展的对延迟不敏感的体系结构,用于立体视觉应用中的FPGA加速的半全局匹配

获取原文

摘要

Semi-Global Matching (SGM) is a high-performance method for computing high-quality disparity maps from stereo camera images in machine vision applications. It is also suitable for direct hardware execution, e.g., in ASICs or reconfigurable logic devices. We present a highly parametrized FPGA implementation, scalable from simple low-resolution low-power use-cases, up to complex real-time full-HD multi-camera scenarios. By using a latency-insensitive design style, high-level synthesis from the Bluespec SystemVerilog next-generation hardware description language, and an automated design-space exploration flow, many implementation alternatives could be examined with high productivity. The use of the Threadpool Composer system-on-chip assembly tool allows the portable mapping of the SGM accelerator to different hardware platforms. The accelerator performance exceeds that of prior fixed-architecture approaches.
机译:半全局匹配(SGM)是一种高性能的方法,用于在机器视觉应用程序中从立体相机图像计算出高质量的视差图。它还适用于直接硬件执行,例如,在ASIC或可重新配置的逻辑设备中。我们提供了高度参数化的FPGA实现,可从简单的低分辨率低功耗用例扩展到复杂的实时全高清多摄像机场景。通过使用对延迟不敏感的设计风格,Bluespec SystemVerilog下一代硬件描述语言的高级综合以及自动的设计空间探索流程,可以以高生产率检查许多实现方案。使用Threadpool Composer片上系统组装工具可以将SGM加速器便携式映射到不同的硬件平台。加速器性能超过了以前的固定体系结构方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号