首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Accurate Synthesis of Arithmetic Operations with Stochastic Logic
【24h】

Accurate Synthesis of Arithmetic Operations with Stochastic Logic

机译:带有随机逻辑的算术运算的精确综合

获取原文

摘要

In this study, we propose a method to overcome the main drawback in stochastic computing, low accuracy or related long computing times. Our method exploits dependency in stochastic bit streams with the aid of feedback mechanisms. Accurate (error-free) arithmetic multiplier and adder circuits are implemented. Operations are performed using both stochastic and binary inputs/outputs, binary-stochastic number conversion circuits are implemented for this purpose. We test our circuits by considering performance parameters area, delay, and accuracy. The simulation results are evaluated in a comparison with the results of other stochastic and deterministic (conventional) computing techniques in the literature. Additionally, we discuss the applicability of our method in emerging technologies including printed/flexible electronics for which low transistor counts is desired.
机译:在这项研究中,我们提出了一种方法来克服随机计算,精度低或相关的长计算时间的主要缺点。我们的方法借助于反馈机制来利用随机比特流中的依赖性。实现了精确(无错误)的算术乘法器和加法器电路。使用随机和二进制输入/输出来执行操作,为此目的实现了二进制-随机数转换电路。我们通过考虑性能参数区域,延迟和精度来测试电路。通过与文献中其他随机和确定性(常规)计算技术的结果进行比较,评估了仿真结果。此外,我们讨论了我们的方法在新兴技术中的适用性,这些技术包括需要低晶体管数的印刷/柔性电子产品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号