首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Accurate Synthesis of Arithmetic Operations with Stochastic Logic
【24h】

Accurate Synthesis of Arithmetic Operations with Stochastic Logic

机译:用随机逻辑精确合成算术运算

获取原文

摘要

In this study, we propose a method to overcome the main drawback in stochastic computing, low accuracy or related long computing times. Our method exploits dependency in stochastic bit streams with the aid of feedback mechanisms. Accurate (error-free) arithmetic multiplier and adder circuits are implemented. Operations are performed using both stochastic and binary inputs/outputs, binary-stochastic number conversion circuits are implemented for this purpose. We test our circuits by considering performance parameters area, delay, and accuracy. The simulation results are evaluated in a comparison with the results of other stochastic and deterministic (conventional) computing techniques in the literature. Additionally, we discuss the applicability of our method in emerging technologies including printed/flexible electronics for which low transistor counts is desired.
机译:在本研究中,我们提出了一种克服随机计算,低精度或相关的长计算时间的主要缺点的方法。我们的方法借助反馈机制利用了随机位流的依赖性。实现了准确的(无差错的)算术乘法器和加法器电路。使用随机和二进制输入/输出来执行操作,为此目的实现二进制 - 随机数字转换电路。我们通过考虑性能参数区域,延迟和准确性来测试我们的电路。与文献中的其他随机和确定性(常规)计算技术的结果进行比较评价模拟结果。此外,我们讨论了我们在新兴技术中的方法的适用性,包括所需的印刷/柔性电子器件,需要低晶体管计数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号