首页> 外文会议>International Conference on Computer, Information and Telecommunication Systems >Specific hardware implementation for cofactorization in GNFS
【24h】

Specific hardware implementation for cofactorization in GNFS

机译:GNFS中用于协分解的特定硬件实现

获取原文

摘要

Cofactorization, checking smoothness of mid-size integers, is usually adopted in General Number Field Sieve. In this paper, we present a specific cofactorization hardware implementation, which performs smoothness test for mid-size integers at a much higher throughput than previous works. The proposed design, based on highly-parallel and pipeline structure, can analysis a 125-bit integer and determine in less than 130 clock cycles whether it could factor completely over a factor base. Besides, the algorithm used in architecture can be performed by multiplication, addition and some logical operations only, which brings simple circuit structure, low hardware cost and short time delay. Moreover, the comparison results show that our architecture achieves a speedup of one or two orders of magnitude over implementation based on Elliptic Curve Method. Our design therefore can be a good solution to cofactorization.
机译:通用数字字段筛选器通常采用协因子化来检查中型整数的平滑度。在本文中,我们提出了一种特定的共分解硬件实现,该实现以中等的整数倍执行吞吐量测试,比以前的工作要高得多。所提出的设计基于高度并行和流水线结构,可以分析一个125位整数,并在少于130个时钟周期内确定它是否可以完全在一个因数基础上进行分解。此外,该体系结构中使用的算法只能通过乘法,加法和一些逻辑运算来执行,从而使电路结构简单,硬件成本低,时延短。而且,比较结果表明,与基于椭圆曲线方法的实现相比,我们的体系结构实现了一个或两个数量级的加速。因此,我们的设计可以很好地解决共分解问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号