首页> 外文会议>International Conference on Communications and Signal Processing >High performance and low power ONOFIC approach for VLSI CMOS circuits design
【24h】

High performance and low power ONOFIC approach for VLSI CMOS circuits design

机译:用于VLSI CMOS电路设计的高性能和低功耗ONOFIC方法

获取原文

摘要

Improving high performance with reduced power consumption and chip area are the main constraint for designing VLSI CMOS circuits. In this paper, high performance and low power ONOFIC approach for VLSI CMOS circuits have been implemented. The proposed method reduces the power dissipation and improves the speed of a VLSI circuit design. Mostly the concentrated part in deep sub micron regime is the power dissipation. Many techniques have been proposed for reducing leakage current in deep sub micron but with some limitations they are not suitable for actual requirements. The proposed On/Off Logic (ONOFIC) serves the needs for deep sub micron with its reduced power dissipation and increased performance in VLSI circuits. Thus, the proposed ONOFIC approach results have been compared with LECTOR technique and observed that the proposed technique shows the improved performance and reduced power dissipation. The tool used for implementing the design is Tanner EDA.
机译:在降低功耗和芯片面积的同时提高性能是设计VLSI CMOS电路的主要限制。在本文中,已经实现了用于VLSI CMOS电路的高性能和低功耗ONOFIC方法。所提出的方法减少了功耗并提高了VLSI电路设计的速度。在深亚微米范围内,最主要的部分是功耗。已经提出了许多用于减小深亚微米中的泄漏电流的技术,但是存在一些限制,它们不适合实际要求。拟议的开/关逻辑(ONOFIC)通过降低功耗和提高VLSI电路的性能来满足深亚微米的需求。因此,将拟议的ONOFIC方法结果与LECTOR技术进行了比较,并观察到拟议的技术显示出改进的性能和降低的功耗。用于实施设计的工具是Tanner EDA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号