首页> 外文会议>ACM Great Lakes Symposium on VLSI >Reducing soft-error vulnerability of caches using data compression
【24h】

Reducing soft-error vulnerability of caches using data compression

机译:使用数据压缩减少缓存的软错误漏洞

获取原文

摘要

With ongoing chip miniaturization and voltage scaling, particle strike-induced soft errors present increasingly severe threat to the reliability of on-chip caches. In this paper, we present a technique to reduce the vulnerability of caches to soft-errors. Our technique uses data compression to reduce the number of vulnerable data bits in the cache and performs selective duplication of more critical data-bits to provide extra protection to them. Microarchitectural simulations have shown that our technique is effective in reducing cache vulnerability and outperforms another technique. For single and dual-core system configuration, the average reduction in cache vulnerability is 5.59× and 8.44×, respectively. Also, the implementation and performance overheads of our technique are minimal and it is useful for a broad range of workloads.
机译:随着芯片的小型化和电压缩放的不断发展,粒子撞击引起的软错误对片上高速缓存的可靠性提出了越来越严重的威胁。在本文中,我们提出了一种减少缓存对软错误的脆弱性的技术。我们的技术使用数据压缩来减少高速缓存中易受攻击的数据位的数量,并对更多关键数据位执行选择性复制,从而为它们提供额外的保护。微体系结构仿真表明,我们的技术可有效减少缓存漏洞,并且性能优于其他技术。对于单核和双核系统配置,缓存漏洞的平均减少分别为5.59倍和8.44倍。同样,我们技术的实现和性能开销最小,并且对于广泛的工作负载很有用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号