首页> 外文会议>IEEE International Symposium on Circuits and Systems >A low power low latency comparator for ramp ADC in CMOS imagers
【24h】

A low power low latency comparator for ramp ADC in CMOS imagers

机译:用于CMOS成像器中的斜坡ADC的低功耗低延迟比较器

获取原文

摘要

A low latency and a low power comparator is presented in this paper. The concept of current aiding at the output nodes of SR latch is proposed to enhance the switching speed of the comparator. The current flowing through the output nodes of regenerative latch is sensed and the amplified difference of these two currents is applied to the output nodes of SR latch. The circuit is designed and simulated in UMC 180 nm CMOS technology. Circuit consumes total power of 4.289 μW while operating at the clock frequency of 20 MHz. Measurement results proved that the designed comparator requires maximum of three clock cycles to perform switching for the input range 250-850 mV.
机译:本文提出了一种低延迟和低功耗的比较器。提出了电流辅助SR锁存器输出节点的概念,以提高比较器的开关速度。感测流过再生锁存器输出节点的电流,并将这两个电流的放大差值施加到SR锁存器的输出节点。该电路采用UMC 180 nm CMOS技术进行设计和仿真。当以20 MHz的时钟频率工作时,电路消耗的总功率为4.289μW。测量结果证明,设计的比较器最多需要三个时钟周期才能在250-850 mV的输入范围内执行切换。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号