首页> 外文期刊>IEEE sensors journal >Low Power CMOS Image Sensors Using Two Step Single Slope ADC With Bandwidth-Limited Comparators & Voltage Range Extended Ramp Generator for Battery-Limited Application
【24h】

Low Power CMOS Image Sensors Using Two Step Single Slope ADC With Bandwidth-Limited Comparators & Voltage Range Extended Ramp Generator for Battery-Limited Application

机译:低功耗CMOS图像传感器,使用两个步单单轴ADC,带宽限制比较器和电压范围扩展斜坡发生器,用于电池限制应用

获取原文
获取原文并翻译 | 示例
           

摘要

This paper proposes a low-power columnparallel two-step single slope Analog-to-Digital Converter (SS ADC) and voltage range tuned ramp generator for low-power CMOS Image Sensors (CIS). The proposed SS ADC has small bandwidth to drive the low power CMOS Image Sensors, without sacrificing the bandwidth performance. The ADC errors caused by the limited bandwidth can be resolved using dual CDS (Correlated Double Sampling) and using voltage range tuned ramp generator. The proposed two-step structure consists of a resistor DAC (coarse ramp) and a current DAC (fine ramp). The fine ramp has one slope generator, regardless of results of coarse ramp decisions, to remove the mismatch of slope between fine ramp slopes. This sensor of 960 x 720 pixels has been fabricated with 90 nm CMOS process. The measurement results demonstrate that proposed column parallel CDS circuits can achieve the current consumption is about 2 mu A with 50 MHz main clock frequency, which is less than 33 % of other reports. The frame rate of the proposed CMOS Image Sensors (CIS) is maximum 35 fps. The proposed circuit has a redundancy error correction logic for to calibrate error between coarse and fine conversions. Total power consumption 28 mW from supply voltages of 2.8 V (analog) and 1.5 V (digital).
机译:本文提出了低功耗柱式两步单斜率模数转换器(SS ADC)和电压调谐斜坡发生器,用于低功耗CMOS图像传感器(CIS)。所提出的SS ADC具有小的带宽来驱动低功耗CMOS图像传感器,而不会牺牲带宽性能。可以使用双CD(相关双采样)和使用电压范围调谐斜坡发生器来解析由有限带宽引起的ADC误差。所提出的两步结构包括电阻器DAC(粗斜坡)和电流DAC(细斜坡)。细坡道具有一个斜坡发生器,无论粗斜坡决定的结果如何,都可以去除细斜坡斜坡之间的斜率不匹配。该传感器为960 x 720像素,采用90 nm CMOS工艺制造。测量结果表明,所提出的列并联CDS电路可以实现电流消耗约为2亩,主时钟频率为50 MHz主时钟频率,其占其他报告的33%。所提出的CMOS图像传感器(CIS)的帧速率最大为35 FPS。所提出的电路具有冗余误差校正逻辑,用于校准粗略和微量转化之间的误差。总功耗28 MW,电源电压为2.8 V(模拟)和1.5 V(数字)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号