【24h】

An 8-bit 900MS/S two-step SAR ADC

机译:8位900MS / S两步SAR ADC

获取原文

摘要

Several hundreds of MS/s to 1GS/s 8-bit low-power ADCs are demanded in various portable applications. Conventional successive-approximation register (SAR) architecture has the benefits of energy efficiency and small area but it suffers from low conversion rate. Recently, multi-bit per cycle SAR [1], multi-comparator SAR [2], pipeline-SAR, and time-interleaved SAR architectures [3] are reported to improve the conversion rate. In this work, an asynchronous two-step single-channel SAR ADC using a charge sharing technique and a self-triggered-latch (STL) technique is proposed to accelerate the conversion rate and reduce the power consumption. This ADC achieves 44.3dB SNDR and 19.1 fJ/c.-s. at 900MS/s with an active core area of 0.0049 mm2 in 40nm CMOS process.
机译:在各种便携式应用中,需要数百MS / s至1GS / s的8位低功耗ADC。传统的逐次逼近寄存器(SAR)架构具有能效高和占地面积小的优点,但是转换率较低。最近,据报道多位每周期SAR [1],多比较器SAR [2],流水线SAR和时间交错SAR架构[3]可以提高转换率。在这项工作中,提出了一种使用电荷共享技术和自触发锁存(STL)技术的异步两步单通道SAR ADC,以加快转换速率并降低功耗。该ADC达到44.3dB SNDR和19.1 fJ / c.-s。在40nm CMOS工艺中以900MS / s的速度进行工作时,有源核心面积为0.0049 mm2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号