首页> 外文会议>IEEE International Conference on Progress in Informatics and Computing >An 8-bit 35-MS/s successive approximation register ADC
【24h】

An 8-bit 35-MS/s successive approximation register ADC

机译:8位35-MS / s逐次逼近寄存器ADC

获取原文

摘要

An 8-bit 35-MS/s successive approximation register analog-to-digital converter implemented in 0.18??m CMOS process is presented in this paper. To reduce the total power consumption, split capacitor DAC structure coupled with Merged Capacitor Switching (MCS) technique is used. In addition, dynamic comparator without pre-amplifier is applied to improve the energy efficiency. With the supply voltage of 1.8V and sampling rate of 35-MS/s, the ADC consumes 0.65mw and achieves an effective number of bits (ENOB) of 7.15 bits.
机译:本文介绍了一种采用0.18?m CMOS工艺实现的8位35-MS / s逐次逼近寄存器模数转换器。为了降低总功耗,使用了合并电容器开关(MCS)技术的分体电容器DAC结构。另外,采用不带前置放大器的动态比较器以提高能效。电源电压为1.8V,采样速率为35-MS / s,ADC功耗为0.65mw,有效位数(ENOB)为7.15位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号