首页> 外文会议>International Conference on Information and Communications Technologies >Hard real-time bus architecture and arbitration algorithm based on AMBA
【24h】

Hard real-time bus architecture and arbitration algorithm based on AMBA

机译:基于AMBA的硬实时总线架构与仲裁算法

获取原文

摘要

Real-time processors are growly used in embedded applications. Considering that the time cost in data transfer among devices is much more than the time used for computation and operation, it's important to design a high-speed real-time bus structure in real-time systems. This paper offers a deep investigation to the characteristics of real-time systems as well as the basic structure of real-time processors and real-time buses. We designed a high-speed and time-predictable bus architecture called RTBus, where high-performance AXI protocol is employed. To accurately calculate the bus access time for master devices, a two-level real-time bus arbitration algorithm, which adopts the warning-line judgment mechanism and simulated annealing algorithm, is proposed for the operation of the RTBus. Finally, it is proved that RTBus provides a good solution to the conflicts when sharing resources in real-time processors.
机译:实时处理器越来越多地用于嵌入式应用程序中。考虑到设备间数据传输的时间成本远大于计算和操作所花费的时间,因此在实时系统中设计高速实时总线结构非常重要。本文对实时系统的特性以及实时处理器和实时总线的基本结构进行了深入研究。我们设计了一种称为RTBus的高速且时间可预测的总线体系结构,其中采用了高性能AXI协议。为了准确计算主设备的总线访问时间,提出了一种采用预警线判断机制和模拟退火算法的两级实时总线仲裁算法。最后,证明了实时总线在实时处理器中共享资源时为冲突提供了很好的解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号