首页> 外文会议>IEEE Custom Integrated Circuits Conference >Scaling analog circuits into deep nanoscale CMOS: Obstacles and ways to overcome them
【24h】

Scaling analog circuits into deep nanoscale CMOS: Obstacles and ways to overcome them

机译:将模拟电路扩展为深纳米级CMOS:障碍和克服之道

获取原文

摘要

Analog circuits provide the critical interfaces between the digital world inside today's integrated circuits and the physical world. Semiconductor technology scaling driven by `Moore's Law' has resulted in a phenomenal scaling of the performance of digital processors and memory. Continuing design innovations have enabled the scaling of analog interfaces onto scaled CMOS technologies, even though device scaling is a mixed blessing for the analog designer. This paper reviews the scaling challenges for analog circuits ranging from fundamental to practical challenges. Design strategies are outlined that in principle can overcome the challenges and can help guide the search for new circuit paradigms. Several examples of innovative analog design paradigms are reviewed and the opportunities in highly scaled CMOS technologies are outlined.
机译:模拟电路提供了当今集成电路内部的数字世界与物理世界之间的关键接口。由“摩尔定律”驱动的半导体技术扩展已导致数字处理器和存储器性能的显着扩展。持续的设计创新使模拟接口能够按比例缩放到CMOS技术,即使器件缩放对于模拟设计人员来说也是一个好消息。本文回顾了从基本到实际的模拟电路的扩展挑战。概述了设计策略,这些策略原则上可以克服挑战,并且可以帮助指导寻找新的电路范例。回顾了一些创新的模拟设计范例的例子,并概述了大规模CMOS技术的机会。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号