首页> 外文会议>Symposium on VLSI Circuits >Fabrication of a 3000-6-input-LUTs embedded and block-level power-gated nonvolatile FPGA chip using p-MTJ-based logic-in-memory structure
【24h】

Fabrication of a 3000-6-input-LUTs embedded and block-level power-gated nonvolatile FPGA chip using p-MTJ-based logic-in-memory structure

机译:使用基于p-MTJ的内存中逻辑结构制造3000-6输入LUT嵌入式和块级功率门控非易失性FPGA芯片

获取原文

摘要

A nonvolatile FPGA (NVFPGA) test chip, where 3000 6-input lookup table (LUT) circuits are embedded, is fabricated under 90nm CMOS/75nm perpendicular magnetic tunnel junction (p-MTJ) technologies. The use of a p-MTJ device makes data-backup-limitation free, which essentially eliminates damage control to nonvolatile storage devices. The use of a p-MTJ device also enables the extension towards dynamically reconfigurable logic paradigm. Since hardware components are shared among all the p-MTJ devices by the use of logic-in-memory structure, the effective area of the 6-input LUT circuit is reduced by 56% compared to that of an SRAM-based one. Moreover, block-level power gating, in which all the idle function blocks are optimally turned off in accordance with the operation mode, can minimize static power consumption of each tile. As a result, the total average power of the proposed NVFPGA is reduced by 81% in comparison with that of an SRAM-based FPGA under typical benchmark-circuit realizations.
机译:非易失性FPGA(NVFPGA)测试芯片采用90nm CMOS / 75nm垂直磁隧道结(p-MTJ)技术制造,其中嵌入了3000个6输入查找表(LUT)电路。 p-MTJ设备的使用使数据备份限制不受限制,从根本上消除了对非易失性存储设备的损坏控制。使用p-MTJ器件还可以扩展到动态可重新配置的逻辑范例。由于通过使用内存中逻辑结构在所有p-MTJ器件之间共享硬件组件,因此与基于SRAM的逻辑器件相比,6输入LUT电路的有效面积减少了56%。而且,根据操作模式最佳地关闭所有空闲功能块的块级功率门控可以最小化每个瓦片的静态功率消耗。结果,与典型的基准电路实现下的基于SRAM的FPGA相比,所提出的NVFPGA的总平均功率降低了81%。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号