首页> 外文会议>IEEE International Symposium on Hardware-Oriented Security and Trust >Power analysis of the t-private logic style for FPGAs
【24h】

Power analysis of the t-private logic style for FPGAs

机译:FPGA的t专用逻辑样式的功耗分析

获取原文

摘要

The goal of t-private circuits is to protect information processed by the circuit. This work presents the first practical power analysis evaluation of t-private logic style for FPGAs. Following the synthesis technique introduced at HOST 2012, a t-private S-box of the Present block cipher is synthesized and analyzed with respect to side channel leakage. The analysis is performed on simulated power traces as well as real power measurements taken from an implementation on a Virtex 5 FPGA. Classical Correlation power analysis and Correlation enhanced collision analysis are applied to detect first order leakages. Our results reveal a remaining first-order side channel attack vulnerability.
机译:t专用电路的目的是保护电路处理的信息。这项工作提出了针对FPGA的t私有逻辑样式的首次实用功耗分析评估。遵循在HOST 2012上引入的综合技术,对本分组密码的t-private S-box进行了合成,并针对侧信道泄漏进行了分析。该分析是在模拟的电源走线以及从Virtex 5 FPGA上的实现中获得的实际功率测量上进行的。经典相关功率分析和相关增强碰撞分析可用于检测一阶泄漏。我们的结果揭示了仍然存在的一阶边信道攻击漏洞。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号