首页> 外文会议>IEEE International Conference on Signal Processing, Informatics, Communication and Energy Systems >Rapid prototyping of FPGA based digital controller of DSTATCOM for load compensation under distorted utility condition
【24h】

Rapid prototyping of FPGA based digital controller of DSTATCOM for load compensation under distorted utility condition

机译:基于FPGA的DSTATCOM数字控制器的快速原型设计,可在失真的工况下进行负载补偿

获取原文

摘要

This paper presents rapid prototyping of FPGA based digital controller for Distribution STATic COMpensator (DSTATCOM) using Matlab/Simulink and System Generator. The MATLAB/Simulink models are optimized and converted to target-specific synthesized VHDL code for FPGA implementation. Simulation, co-simulation, system level design and verification for rapid prototyping of FPGA-based digital controller are necessary to develop prototype in a relatively short time span by avoiding time-consuming manual coding. This enables increased productivity and facilitates the development of digital controller with more complex control algorithms. This prototype controller is developed and implemented on evaluation boardXUPV5 with Virtex-5 xc5vlx110t chip. This design is verified with System Generator co-simulation platform and found total harmonic distortion of load compensation well within the allowable range of IEEE standards with unit power factor achievement.
机译:本文介绍了使用Matlab / Simulink和System Generator的基于FPGA的配电静态计算器(DSTATCOM)数字控制器的快速原型。对MATLAB / Simulink模型进行了优化,并将其转换为特定于目标的综合VHDL代码,以用于FPGA实现。为了快速原型开发基于FPGA的数字控制器,必须进行仿真,协同仿真,系统级设计和验证,才能在相对较短的时间内开发原型,从而避免了耗时的手动编码。这样可以提高生产率,并促进具有更复杂控制算法的数字控制器的开发。该原型控制器是在带有Virtex-5 xc5vlx110t芯片的评估板XUPV5上开发和实现的。通过System Generator协同仿真平台对该设计进行了验证,发现负载补偿的总谐波失真很好地达到了IEEE标准的允许范围,并且达到了单位功率因数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号