首页> 外文会议>IEEE International Conference on Signal Processing, Informatics, Communication and Energy Systems >Rapid prototyping of FPGA based digital controller of DSTATCOM for load compensation under distorted utility condition
【24h】

Rapid prototyping of FPGA based digital controller of DSTATCOM for load compensation under distorted utility condition

机译:基于FPGA的DSTATCOM数字控制器的快速原型设计,用于扭曲公用事业条件下的负载补偿

获取原文

摘要

This paper presents rapid prototyping of FPGA based digital controller for Distribution STATic COMpensator (DSTATCOM) using Matlab/Simulink and System Generator. The MATLAB/Simulink models are optimized and converted to target-specific synthesized VHDL code for FPGA implementation. Simulation, co-simulation, system level design and verification for rapid prototyping of FPGA-based digital controller are necessary to develop prototype in a relatively short time span by avoiding time-consuming manual coding. This enables increased productivity and facilitates the development of digital controller with more complex control algorithms. This prototype controller is developed and implemented on evaluation boardXUPV5 with Virtex-5 xc5vlx110t chip. This design is verified with System Generator co-simulation platform and found total harmonic distortion of load compensation well within the allowable range of IEEE standards with unit power factor achievement.
机译:本文采用了使用MATLAB / Simulink和系统发生器的分配静态补偿器(DSTATCOM)的FPGA基于FPGA的数字控制器的快速原型设计。 MATLAB / SIMULINK模型被优化并转换为FPGA实现的特定于目标的合成VHDL代码。基于FPGA的数字控制器的快速原型设计模拟,共模,系统级设计和验证是通过避免耗时的手动编码在相对较短的时间跨度中开发原型的必要原型。这使得能力提高了生产率,并有助于具有更复杂的控制算法的数字控制器的开发。使用Virtex-5 XC5VLX110T芯片在评估板XUPv5上开发和实现了该原型控制器。通过系统发电机共模平台验证了该设计,并在具有单位功率因数成果的IEEE标准的允许范围内找到负载补偿的总谐波变形。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号