首页> 外文会议>International Symposium on VLSI Design, automation, and Test >Variability-aware parametric yield enhancement via post-silicon tuning of hybrid redundant MAC units
【24h】

Variability-aware parametric yield enhancement via post-silicon tuning of hybrid redundant MAC units

机译:通过硅冗余混合冗余MAC单元的后硅调整,提高了可变性感知参数产量

获取原文

摘要

Variations in process parameter jeopardize the parametric yield which imposes severe cost implication on the semiconductor industry. Post-silicon tunning, such as Adaptive Body Bias (ABB) and Dynamic Voltage Scaling (DVS) is a powerful technique that mitigates the impacts of process parameter variations. However, since process parameter variations are getting aggravated with continued CMOS technology scaling, the achievable performance by ABB or DVS alone is becoming limited. In this paper, to enhance the parametric yield, we integrate ABB and DVS for the Hybrid Redundant Multiply-and-Accumulate (HR-MAC) units. Simulation results based on the PTM 32nm CMOS technology show that the proposed approach enhances the parametric yield at Fast-Fast (FF), Fast-Slow (FS), Slow-Fast (SF) and Slow-Slow (SS) process corners by 81.5%, 45.3%, 59.92% and 89.08%, respectively.
机译:工艺参数的变化会危害参数良率,这给半导体行业带来了沉重的成本负担。硅后修整(例如自适应主体偏置(ABB)和动态电压缩放(DVS))是一种强大的技术,可减轻工艺参数变化的影响。但是,由于随着CMOS技术的不断发展,工艺参数的变化越来越严重,仅ABB或DVS所能达到的性能就受到了限制。在本文中,为了提高参数产量,我们为混合冗余乘积(HR-MAC)单元集成了ABB和DVS。基于PTM 32nm CMOS技术的仿真结果表明,该方法将Fast-Fast(FF),Fast-Slow(FS),Slow-Fast(SF)和Slow-Slow(SS)工艺角的参量提高了81.5。 %,45.3%,59.92%和89.08%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号