首页> 外文会议>International Symposium on VLSI Design, automation, and Test >A high-PSRR ADPLL with self-regulated GRO TDC and DCO-dedicated voltage regulator
【24h】

A high-PSRR ADPLL with self-regulated GRO TDC and DCO-dedicated voltage regulator

机译:具有自调节GRO TDC和DCO专用稳压器的高PSRR ADPLL

获取原文

摘要

This paper describes a PSRR enhancing method for the all-digital phase-locked loop (ADPLL) by utilizing a self-regulated gated ring-oscillator (SR-GRO) time-to-digital converter (TDC) and a voltage regulator just for a digitally-controlled oscillator (DCO). The SR-GRO employs a replica supply noise monitoring circuit which tracks supply noise and enables feed-forward error cancellation over broad spectrum. A prototype ADPLL implemented in 65nm CMOS achieves >25dB PSRR when 100mV 1MHz supply noise is injected to both the TDC and the DCO. Experimental results show that the SR-GRO TDC can also suppress the supply coupling induced phase noise.
机译:本文介绍了一种利用全数字锁相环(ADPLL)的PSRR增强方法,该方法利用自调节门控环形振荡器(SR-GRO)时数字转换器(TDC)和电压调节器来实现。数控振荡器(DCO)。 SR-GRO采用了副本电源噪声监视电路,该电路可跟踪电源噪声并在宽频谱范围内实现前馈误差消除。当将100mV 1MHz的电源噪声注入TDC和DCO时,采用65nm CMOS实现的ADPLL原型可实现> 25dB的PSRR。实验结果表明,SR-GRO TDC还可以抑制电源耦合引起的相位噪声。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号