首页> 外文期刊>IEEE Journal of Solid-State Circuits >An 82–107.6-GHz Integer- $N$ ADPLL Employing a DCO With Split Transformer and Dual-Path Switched-Capacitor Ladder and a Clock-Skew-Sampling Delta–Sigma TDC
【24h】

An 82–107.6-GHz Integer- $N$ ADPLL Employing a DCO With Split Transformer and Dual-Path Switched-Capacitor Ladder and a Clock-Skew-Sampling Delta–Sigma TDC

机译:使用带有分离式变压器和双路DCO的DPLL的82–107.6 GHz Integer- $ N $ ADPLL路径开关电容器梯形图和时钟倾斜采样Delta-Sigma TDC

获取原文
获取原文并翻译 | 示例
           

摘要

A W-band integer-N all-digital phase-locked loop (ADPLL) aiming for wide frequency tuning range (TR) and low phase noise is proposed. The W-band ADPLL employs a digitally controlled oscillator (DCO) with split transformer and dual-path exponentially scaled switched-capacitor ladder and a clock-skewsampling delta-sigma time-to-digital converter (TDC). The 65-nm CMOS W-band ADPLL measures a frequency TR of 27% from 82 to 107.6 GHz and phase noise from -106 to -110 dBc/Hz at 10-MHz offset and -84 to -87 dBc/Hz at 100-kHz offset while consuming 35.5 mW and occupying a 0.36 mm(2) core area, corresponding to a figure of merit (FOM) of-171 similar to -173 dB and FOMT of-178 similar to -181 dB.
机译:提出了一种针对宽带调谐范围(TR)和低相位噪声的W波段整数N全数字锁相环(ADPLL)。 W波段ADPLL采用了数字振荡器(DCO),该振荡器具有分离式变压器和双路指数缩放开关电容阶梯以及时钟偏斜采样delta-sigma时间数字转换器(TDC)。 65nm CMOS W波段ADPLL在82MHz至107.6GHz范围内测量的频率TR为27%,在10MHz偏移时测量为-106至-110dBc / Hz的相位噪声,而在100MHz时测量为-84至-87dBc / Hz kHz偏移,同时消耗35.5 mW并占用0.36 mm(2)的核心区域,对应于-171的品质因数(FOM)类似于-173 dB,而FOMT的-178类似于-181 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号