首页> 外文会议>Conference on photomask technology >Layout Compliance for Triple Patterning Lithography: An Iterative Approach
【24h】

Layout Compliance for Triple Patterning Lithography: An Iterative Approach

机译:三重图案光刻的版式合规性:一种迭代方法

获取原文

摘要

As the semiconductor process further scales down, the industry encounters many lithography-related issues. In the 14nm logic node and beyond, triple patterning lithography (TPL) is one of the most promising techniques for Metall layer and possibly ViaO layer. As one of the most challenging problems in TPL, recently layout decomposition efforts have received more attention from both industry and academia. Ideally the decomposer should point out locations in the layout that are not triple patterning decomposable and therefore manual intervention by designers is required. A traditional decomposition flow would be an iterative process, where each iteration consists of an automatic layout decomposition step and manual layout modification task. However, due to the NP-hardness of triple patterning layout decomposition, automatic full chip level layout decomposition requires long computational time and therefore design closure issues continue to linger around in the traditional flow. Challenged by this issue, we present a novel incremental layout decomposition framework to facilitate accelerated iterative decomposition. In the first iteration, our decomposer not only points out all conflicts, but also provides the suggestions to fix them. After the layout modification, instead of solving the full chip problem from scratch, our decomposer can provide a quick solution for a selected portion of layout. We believe this framework is efficient, in terms of performance and designer friendly.
机译:随着半导体工艺的进一步缩小,该行业遇到许多与光刻相关的问题。在14nm逻辑节点及以后的节点中,三重图案化光刻(TPL)是用于Metall层以及可能的ViaO层的最有前途的技术之一。作为TPL中最具挑战性的问题之一,最近的布局分解工作受到了业界和学术界的更多关注。理想情况下,分解器应指出布局中不可分解的三重图案的位置,因此需要设计人员进行手动干预。传统的分解流程将是一个迭代过程,其中每个迭代都包括一个自动布局分解步骤和一个手动布局修改任务。但是,由于三重图形布局分解的NP硬度,自动全芯片级布局分解需要较长的计算时间,因此在传统流程中仍然存在设计封闭问题。受此问题的挑战,我们提出了一种新颖的增量布局分解框架,以促进加速的迭代分解。在第一次迭代中,我们的分解程序不仅指出所有冲突,而且还提供了解决这些冲突的建议。修改布局后,我们的分解器可以为布局的选定部分提供快速解决方案,而不是从头解决整个芯片问题。我们认为,此框架在性能和设计人员友好性方面都是高效的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号