首页> 外文会议>IEEE Asia Pacific Conference on Circuits and Systems >An all digital spread spectrum clock generator with programmable spread ratio for SoC applications
【24h】

An all digital spread spectrum clock generator with programmable spread ratio for SoC applications

机译:AC SOC应用的所有数字扩频时钟发生器,可编程扩频比

获取原文

摘要

In this paper, a programmable all-digital spread spectrum clock generator (ADSSCG) suitable for System-On-Chip (SoC) applications with ultra-low-power capability is presented. Based on the timing constraint of system, the programmable ADSSCG can provide the suitable frequency spread ratio to obtain the optimal combination of timing deviation and EMI reduction for system applications. Besides, the proposed ADSSCG employs an ultra-low-power digitally controlled oscillator (DCO) to save overall power consumption to 560μW (@400MHz) and the peak EMI power reduction is large than 25dB. In addition, the proposed ADSSCG can be implemented only with standard cells; as a result, the area can be saved without any passive component, and making it easily portable to different processes and very suitable for SoC applications.
机译:本文提出了一种可编程的全数字扩频时钟发生器(ADSSCG),适用于具有超低功耗能力的片上系统(SOC)应用。基于系统的时序约束,可编程ADSSCG可以提供合适的频率扩展比,以获得系统应用的定时偏差和EMI降低的最佳组合。此外,所提出的ADSSCG采用超低功耗数字控制振荡器(DCO),以将整体功耗节省560μW(@ 400MHz),峰值EMI功率降低大于25dB。此外,所提出的ADSSCG只能使用标准单元实现;结果,可以在没有任何无源部件的情况下保存该区域,并使其容易地便携到不同的过程,非常适合SOC应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号