首页> 外文会议>IEEE Custom Integrated Circuits Conference >A 9-bit 215-MS/s folding-flash time-to-digital converter based on redundant remainder number system
【24h】

A 9-bit 215-MS/s folding-flash time-to-digital converter based on redundant remainder number system

机译:基于冗余余数系统的9位215-MS / s折叠闪存时间数字转换器

获取原文

摘要

A novel folding-flash time-to-digital converter (TDC) based on the remainder number system (RNS) is presented. In this architecture, fine quantization of an input time interval is performed directly with two free-running ring oscillators (RO) without additional circuitry to record the coarse bits. The technique is useful to obtain a high resolution with much fewer delay elements while retaining the same conversion speed compared to the flash counterpart employing delay chains. A proof-of-concept prototype RNS TDC, consisting of 84 delay elements, achieves a resolution of 8.94 bits, or 490 quantization levels. The prototype was fabricated in a 45-nm CMOS process and measured a sample rate of 215 MS/s and an LSB size of 9.4 ps. Without trimming or calibration, the measured differential nonline-arity (DNL) and integral nonlinearity (INL) of the RNS TDC are +0.53/-0.57 and +1.1/-1.1 LSBs, respectively.
机译:提出了一种基于余数系统(RNS)的新颖的折叠式闪光时间数字转换器(TDC)。在这种架构中,输入时间间隔的精细量化直接使用两个自由运行的环形振荡器(RO)进行,而无需额外的电路来记录粗略位。与采用延迟链的闪存对等方相比,该技术可用于获得具有更少延迟元素的高分辨率,同时保持相同的转换速度。概念验证原型RNS TDC由84个延迟元素组成,可实现8.94位或490个量化级别的分辨率。该原型采用45纳米CMOS工艺制造,测量的采样率为215 MS / s,LSB大小为9.4 ps。未经调整或校准,RNS TDC的测得差分非线性度(DNL)和积分非线性度(INL)分别为+ 0.53 / -0.57和+ 1.1 / -1.1 LSB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号