首页> 外文会议>International Conference on Electronics and Communication Systems >Process corner variation aware design of low power current starved VCO power
【24h】

Process corner variation aware design of low power current starved VCO power

机译:过程角变差意识到低功耗电流饥饿的VCO电源

获取原文

摘要

Conventionally the integrated circuit designer first carries out the design to achieve the required performance specifications and observes the worst case performance through simulations. If the worst case performance falls well inside the acceptable range then that design is designated as a process variation tolerant design. In such case the design is not truly robust against actual process variations. The randomness of process variations is hardly included in the design phase to minimize their effects on the performance of the fabricated chips. In the present work a novel approach is proposed in which minimizes the process corner performance variation (PCPV) so that the performances of the extreme corner case chips are very close the nominal fabrication case. The nominal case design is also subjected to performance optimization along with the process corner variability. Evolutionary algorithm is suitably employed for simultaneous optimization of all the objectives. The proposed design technique is applied to a CSVCO circuit as a case study and the performance improvement results of Cadence simulation are reported.
机译:传统上,集成电路设计器首先执行设计以实现所需的性能规格,并通过模拟观察最坏情况性能。如果最坏的情况性能很好地在可接受的范围内差低,那么该设计被指定为过程变化容忍设计。在这种情况下,设计对实际过程变化并不真正稳健。工艺变化的随机性几乎没有包括在设计阶段中,以最小化它们对制造芯片性能的影响。在本工作中,提出了一种新方法,其中最小化了过程角性能变化(PCPV),使得极端拐角芯片芯片的性能非常接近标称制造箱。标称案例设计也与过程角变异性一起进行性能优化。进化算法适用于同时优化所有目标。所提出的设计技术应用于CSVCO电路,作为案例研究,报告了Cadence模拟的性能提高结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号