首页> 外文会议>International Conference on Computing, Management and Telecommunications >A proposed RISC instruction set architecture for the MAC unit of 32-bit VLIW DSP processor core
【24h】

A proposed RISC instruction set architecture for the MAC unit of 32-bit VLIW DSP processor core

机译:为32位VLIW DSP处理器内核的MAC单元提出的RISC指令集体系结构

获取原文

摘要

Multiplier-accumulator is a specific hardware unit that performs a common operation - computing the product of two numbers and adding that product to an accumulator. Especially, in digital signal processing applications which consist of a large number of convolution operations, the emergence of MAC unit contributes greatly to the high performance of the systems. This work is about an implementation for a specific MAC unit based on the proposed RISC instruction set architecture (ISA) of 32-bit VLIW Fixed-point DSP processor core presented in our previous work. The computational unit is designed to be flexible for 32-bit/16-bit/8-bit data computations. The implementation is verified to function correctly not only in Modelsim software but also on Altera Cyclone II (2C35) FPGA board.
机译:乘法累加器是执行通用操作的特定硬件单元-计算两个数字的乘积并将该乘积加到累加器上。特别是在由大量卷积运算组成的数字信号处理应用中,MAC单元的出现极大地促进了系统的高性能。这项工作是基于我们先前工作中提出的32位VLIW定点DSP处理器内核的RISC指令集体系结构(ISA),针对特定MAC单元的实现。该计算单元被设计为可灵活用于32位/ 16位/ 8位数据计算。不仅在Modelsim软件中,而且在Altera Cyclone II(2C35)FPGA板上,也验证了该实现能够正确运行。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号