首页> 外文会议>International Conference for High Performance Computing, Networking, Storage and Analysis >Low-power, low-storage-overhead chipkill correct via multi-line error correction
【24h】

Low-power, low-storage-overhead chipkill correct via multi-line error correction

机译:通过多线错误校正来纠正低功耗,低存储开销的Chipkill

获取原文

摘要

Due to their large memory capacities, many modern servers require chipkill correct, an advanced type of memory error detection and correction, to meet their reliability requirements. However, existing chipkill-correct solutions incur high power or storage overheads, or both because they use dedicated error-correction resources per codeword to perform error correction. This requires high overhead for correction and results in high overhead for error detection. We propose a novel chipkill-correct solution, multi-line error correction, that uses resources shared across multiple lines in memory for error correction to reduce the overhead of both error detection and correction. Our evaluations show that the proposed solution reduces memory power by a mean of 27%, and up to 38% with respect to commercial solutions, at a cost of 0.4% increase in storage overhead and minimal impact on reliability.
机译:由于它们的内存容量大,许多现代服务器都需要Chipkill Correct,这是一种先进的内存错误检测和纠正类型,才能满足其可靠性要求。但是,现有的针对芯片失效的解决方案会导致高功率或存储开销,或同时导致这两种情况,因为它们使用每个码字的专用纠错资源来执行纠错。这需要用于校正的高开销,并且导致用于错误检测的高开销。我们提出了一种新颖的Chipkill纠正解决方案,多行错误纠正,该解决方案使用内存中多行共享的资源进行错误纠正,以减少错误检测和纠正的开销。我们的评估表明,与商用解决方案相比,所提出的解决方案平均可降低27%的存储功率,最高可降低38%的存储功率,而存储开销却增加了0.4%,并且对可靠性的影响最小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号