首页> 外文会议>International Conference for High Performance Computing, Networking, Storage and Analysis >Low-power, low-storage-overhead chipkill correct via multi-line error correction
【24h】

Low-power, low-storage-overhead chipkill correct via multi-line error correction

机译:低功耗,低存储器开销的芯片,通过多线纠错正确

获取原文

摘要

Due to their large memory capacities, many modern servers require chipkill correct, an advanced type of memory error detection and correction, to meet their reliability requirements. However, existing chipkill-correct solutions incur high power or storage overheads, or both because they use dedicated error-correction resources per codeword to perform error correction. This requires high overhead for correction and results in high overhead for error detection. We propose a novel chipkill-correct solution, multi-line error correction, that uses resources shared across multiple lines in memory for error correction to reduce the overhead of both error detection and correction. Our evaluations show that the proposed solution reduces memory power by a mean of 27%, and up to 38% with respect to commercial solutions, at a cost of 0.4% increase in storage overhead and minimal impact on reliability.
机译:由于其巨大的存储容量,许多现代服务器都需要芯片桶正确,先进的内存错误检测和校正类型,以满足其可靠性要求。然而,现有的Chipkill-Requent解决方案产生高功率或存储开销,或两者都是因为它们使用每个码字的专用误差校正资源来执行纠错。这需要高开销以进行校正,并导致高开销进行错误检测。我们提出了一种新颖的芯片基金 - 正确的解决方案,多线误差校正,它使用在内存中跨多条线路共享的资源进行纠错,以减少错误检测和校正的开销。我们的评估表明,该解决方案的均值为27%的均值为27%,而且对于商业解决方案,储存开销增加0.4%,对可靠性最小的影响,高达38%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号